Appiah, Kofi, Hunter, Andrew, Meng, Hongying et al, Yue, Shigang, Hobden, Mervyn, Priestley, Nigel, Hobden, Peter and Pettit, Cy
(2009)
A binary self-organizing map and its FPGA implementation.
In: IEEE International Joint Conference on Neural Networks, June 14-29, 2009, Westin PeachTree Hotel, in Atlanta, Georgia.
Full content URL: http://www.ijcnn2009.com/
A binary self-organizing map and its FPGA implementation | | |
| A binary self-organizing map and its FPGA implementation | IEEE version | | ![[img]](http://eprints.lincoln.ac.uk/style/images/fileicons/application_pdf.png) [Download] |
|
![[img]](http://eprints.lincoln.ac.uk/style/images/fileicons/application_pdf.png) |
PDF
TristateSOFMIJCNN.pdf
Restricted to Repository staff only
357kB |
![[img]](http://eprints.lincoln.ac.uk/style/images/fileicons/application_pdf.png) |
PDF
05179001_IJCNN.pdf
6MB |
Item Type: | Conference or Workshop contribution (Paper) |
---|
Item Status: | Live Archive |
---|
Abstract
A binary Self Organizing Map (SOM) has been designed and
implemented on a Field Programmable Gate Array (FPGA) chip. A novel learning algorithm which takes binary inputs and maintains tri-state weights is presented. The binary SOM has the capability of recognizing binary input sequences after training. A novel tri-state rule is used in updating the network weights during the training phase. The rule implementation is highly suited to the FPGA architecture, and allows extremely rapid training. This architecture may be used in real-time for fast pattern clustering and classification of the binary features.
Repository Staff Only: item control page